## B.Tech 4<sup>th</sup> Sem (ICT)

(IC202T) Analog Circuit Design

## UNIT- I

 Bias Stabilization Techniques f or BJT, Thermal Stability. Small signal Analysis of BJT and FET amplifiers. High frequency model of BJT.

J. Millman, C. Halkias and C. Parikh, "Integrated Electronics", Tata McGraw Hill.

# DIFFERENCE BETWEEN A TEACHER AND A PROFESSOR

A Professor of Philosophy at the University of Houston has explained the difference between high school teachers and university professors.

He said, "I am your professor, not your teacher." He stressed that, "Teachers are evaluated on the basis of learning outcomes, generally as measured by standardized tests. If you don't learn, then your teacher is blamed."

He added, "It is not part of my job to make you learn. At university, learning is your job—and yours alone. My job is to lead you to the fountain of knowledge. Whether you drink deeply or only gargle is entirely up to you."

## INTRODUCTION

- ❖ The BJT as a circuit element operates various circuits with many major and minor modifications.
- ❖ For the analysis of such circuits, we obtain the various conditions for proper operation of the device, and also determine the projected range of operation of the device.
- ❖ A detailed study of the device in a two-port mode simplifies the circuit analysis of the device to a large extent.
- Thus, we calculate the various parameters of the devices' performance, namely voltage gain, current gain, input impedance, and output impedance.
- ❖ The frequency response of the device is dealt with in detail, and a study of the various regions of operation in the frequency scale is also explained.
- ❖ Finally, we will discuss the various configurations of the device and take a look into the high-frequency operation of the device and its performance in those regions.

## **Transistor Biasing**

The basic function of transistor is amplification. The process of raising the strength of weak signal without any change in its general shape is referred as faithful amplification. For faithful amplification it is essential that:-

- 1. Emitter-Base junction is forward biased
- 2. Collector- Base junction is reversed biased
- 3. Proper zero signal collector current

The proper flow of zero signal collector current and the maintenance of proper collector emitter voltage during the passage of signal is called transistor biasing.

#### WHY BIASING?

If the transistor is not biased properly, it would work inefficiently and produce distortion in output signal.

#### **HOW A TRANSISTOR CAN BE BIASED?**

A transistor is biased either with the help of battery or associating a circuit with the transistor. The later method is more efficient and is frequently used. The circuit used for transistor biasing is called the biasing circuit.

## **The DC Operating Point**

For a transistor circuit to amplify it must be properly biased with do voltages. The dc operating point between saturation and cutoff is called the **Q-point.** The goal is to set the Q-point such that it does not go into saturation or cutoff when an a ac signal is applied.



(a) DC biased circuit

## **BIAS STABILITY**

- ❖ Through proper biasing, a desired quiescent operating point of the transistor amplifier in the active region (linear region) of the characteristics is obtained. It is desired that once selected the operating point should remain stable. The maintenance of operating point stable is called Stabilisation.
- The selection of a proper quiescent point generally depends on the following factors:
  - (a) The amplitude of the signal to be handled by the amplifier and distortion level in signal
  - (b) The load to which the amplifier is to work for a corresponding supply voltage
- \* The operating point of a transistor amplifier shifts mainly with changes in temperature, since the transistor parameters  $\beta$ ,  $I_{CO}$  and  $V_{BE}$  (where the symbols carry their usual meaning)—are functions of temperature.

## The Thermal Stability of Operating Point (S)

\*Stability Factor S:- The stability factor S, as the change of collector current with respect to the reverse saturation current (Ico), keeping β and VBE constant. This can be written as:

The Thermal Stability Factor: S<sub>lco</sub>

$$S = \frac{\partial I_{c}}{\partial I_{co}} | V_{be}, \beta$$

This equation signifies that I<sub>c</sub> Changes S times as fast as I<sub>co</sub>

Derivation of I<sub>C</sub>

Differentiating the equation of Collector Current  $I_C = (1+\beta)I_{CO} + \beta I_{DO} + \beta I_{DO}$  rearranging the terms we can write

$$S = \frac{1+\beta}{1-\beta \left(\partial I_b/\partial I_C\right)}$$

It may be noted that Lower is the value of S better is the stability



I<sub>C</sub>+I<sub>B</sub>+I<sub>E</sub>=0 all current going into device are taken +ve

 $I_C$ =-- $\alpha I_E$ + $I_{CO}$  ;from BJT current components diagram =- $\alpha$ (- $I_C$ - $I_B$ )+ $I_{CO}$  ;from above equation  $I_C$ (1- $\alpha$ )=  $\alpha I_B$ + $I_{CO}$ 

$$I_{C} = (\alpha/(1-\alpha))I_{B} + I_{CO}/(1-\alpha)$$
  
=  $\beta I_{B} + (1+\beta)I_{CO}$ 

## **Various Biasing Circuits**

- Fixed Bias Circuit
- Fixed Bias with Emitter Resistor
- Collector to Base Bias Circuit
- Potential Divider Bias Circuit

## **The Fixed Bias Circuit**



The Thermal Stability Factor: S

$$S = \frac{\partial I_{c}}{\partial I_{co}} | V_{be}, \beta$$

General Equation of S Comes out to be

$$S = \frac{1 + \beta}{1 - \beta \left( \frac{\partial I_b}{\partial I_C} \right)}$$

Applying KVL through Base Circuit we can write,  $I_b R_b + V_{be} = V_{cc}$ 

Diff w. r. t. 
$$I_C$$
, we get  $(\partial I_b / \partial I_c) = 0$   
 $S_{lco} = (1+\beta)$  is very large  
Indicating high un-stability

#### **Merits:**

- It is simple to shift the operating point anywhere in the active region by merely changing the base resistor (RB).
- A very small number of components are required.

#### **Demerits:**

- The collector current does not remain constant with variation in temperature or power supply voltage. Therefore the operating point is unstable.
- When the transistor is replaced with another one, considerable change in the value of β can be expected. Due to this change the operating point will shift.
- For small-signal transistors (e.g., not power transistors) with relatively high values of  $\beta$  (i.e., between 100 and 200), this configuration will be prone to thermal runaway. In particular, the stability factor, which is a measure of the change in collector current with changes in reverse saturation current, is approximately  $\beta+1$ . To ensure absolute stability of the amplifier, a stability factor of less than 25 is preferred, and so small-signal transistors have large stability factors.

## Fixed bias with emitter resistor

The fixed bias circuit is modified by attaching an external resistor to the emitter. This resistor introduces negative feedback that stabilizes the Q-point.



#### **Merits:**

• The circuit has the tendency to stabilize operating point against changes in temperature and β-value.

#### **Demerits:**

- As β-value is fixed for a given transistor, this relation can be satisfied either by keeping R<sub>E</sub> very large, or making R<sub>B</sub> very low.
- ➤ If R<sub>E</sub> is of large value, high V<sub>CC</sub> is necessary. This increases cost as well as precautions necessary while handling.
  - ➤ If RB is low, a separate low voltage supply should be used in the base circuit. Using two supplies of different voltages is impractical.
- In addition to the above, R<sub>E</sub> causes ac feedback which reduces the voltage gain of the amplifier.

#### **Usage:**

The feedback also increases the input impedance of the amplifier when seen from the base, which can be advantageous. Due to the above disadvantages, this type of biasing circuit is used only with careful consideration of the trade-offs involved.

## **The Collector to Base Bias Circuit**



- •This configuration employs negative feedback to prevent thermal runaway and stabilize the operating point.
- •In this form of biasing, the base resistor R<sub>F</sub> is connected to the collector instead of connecting it to the DC source V<sub>cc</sub>.
- •So any thermal runaway will induce a voltage drop across the Rc resistor that will throttle the transistor's base current.

## Applying KVL through base circuit

we can write 
$$(I_b + I_C) R_C + I_b R_f + V_{be} = V_{cc}$$
  
Diff. w. r. t.  $I_C$  we get

$$(\partial I_b / \partial I_c) = -R_C / (R_f + R_C)$$
  
Therefore,  $S = (1 + \beta)$   
 $1 + [\beta R_C / (R_C + R_f)]$ 

Which is less than (1+β), signifying better thermal stability

#### **Merits:**

• Circuit stabilizes the operating point against variations in temperature and  $\beta$  (i.e. replacement of transistor)

#### **Demerits:**

- As β -value is fixed (and generally unknown) for a given transistor, this relation can be satisfied either by keeping R<sub>c</sub> fairly large or making R<sub>f</sub> very low.
  - ➤ If R<sub>c</sub> is large, a high V<sub>cc</sub> is necessary, which increases cost as well as precautions necessary while handling.
  - If Rf is low, the reverse bias of the collector—base region is small, which limits the range of collector voltage swing that leaves the transistor in active mode.
  - •The resistor Rf causes an AC feedback, reducing the voltage gain of the amplifier. This undesirable effect is a trade-off for greater Q-point stability.

**Usage:** The feedback also decreases the input impedance of the amplifier as seen from the base, which can be advantageous. Due to the gain reduction from feedback, this biasing form is used only when the trade-off for stability is warranted.

## **The Potential Divider Bias Circuit**

This is the most commonly used arrangement for biasing as it provide good bias stability. In this arrangement the emitter resistance 'Re' provides stabilization. The resistance 'Re' cause a voltage drop in a direction so as to reverse bias the emitter junction. Since the emitter-base junction is to be forward biased, the base voltage is obtained from R<sub>1</sub>-R<sub>2</sub> network. The net forward bias across the emitter base junction is equal to V<sub>B</sub>- dc voltage drop across 'Re'. The base voltage is set by Vcc and R<sub>1</sub> and R<sub>2</sub>. The dc bias circuit is independent of transistor current gain. In case of amplifier, to avoid the loss of ac signal, a capacitor of large capacitance is connected across R<sub>E</sub>. The capacitor offers a very small reactance to ac signal and so it passes through the condensor.

## **The Potential Divider Bias Circuit**



To find the stability of this circuit we have to convert this circuit into its Thevenin's Equivalent circuit

$$R_{th} = \frac{R_1 * R_2}{R_1 + R_2} * V_{th} = \frac{Vcc R_2}{R_1 + R_2}$$

## **The Potential Divider Bias Circuit**

#### Thevenin Equivalent Ckt



Equivalent Voltage

Applying KVL through input base circuit

we can write 
$$I_bR_{Th} + I_ER_E + V_{be} = V_{Th}$$

Therefore,  $I_bR_{Th} + (I_C + I_b)R_E + V_{BE} = V_{Th}$ Diff. w. r. t.  $I_C$  & rearranging we get

$$(\partial I_b / \partial I_c) = -R_E / (R_{Th} + R_E)$$

Therefore,

$$S = \frac{1+\beta}{1+\left[\beta \frac{RE}{RE+RTh}\right]}$$

This shows that S is inversely proportional to  $R_E$  and It is less than  $(1+\beta)$ , signifying better thermal stability

#### Merits:

- Operating point is almost independent of β variation.
- Operating point stabilized against shift in temperature.

#### **Demerits:**

- As β-value is fixed for a given transistor, this relation can be satisfied either by keeping R<sub>E</sub> fairly large, or making R1||R2 very low.
  - ➤ If R<sub>E</sub> is of large value, high Vcc is necessary. This increases cost as well

as precautions necessary while handling.

- ▶ If R1 || R2 is low, either R1 is low, or R2 is low, or both are low. A low R1 raises V<sub>B</sub> closer to V<sub>C</sub>, reducing the available swing in collector voltage, and limiting how large R<sub>C</sub> can be made without driving the transistor out of active mode. A low R2 lowers Vbe, reducing the allowed collector current. Lowering both resistor values draws more current from the power supply and lowers the input resistance of the amplifier as seen from the base.
- ➤ AC as well as DC feedback is caused by RE, which reduces the AC voltage gain of the amplifier. A method to avoid AC feedback while retaining DC feedback is discussed below.

#### **Usage:**

The circuit's stability and merits as above make it widely used for linear circuits.

# CALCULATION OF STABILITY FACTORS

**Stability Factor S:-** The stability factor S, as the change of collector current with respect to the reverse saturation current, keeping  $\beta$  and  $V_{BE}$  constant. This can be written as:

$$S \equiv \frac{\partial I_C}{\partial I_{CO}} \qquad \text{Or,} \qquad S = (1 + \beta) \frac{1 + R_b/R_e}{1 + \beta + R_b/R_e}$$

**Stability Factor S':-** The variation of  $I_C$  with  $V_{BE}$  is given by the stability factor S defined by the partial derivative:

$$S' \equiv \frac{\partial I_C}{\partial V_{BE}} \approx \frac{\Delta I_C}{\Delta V_{BE}}$$

- **Stability Factor S":-** The variation of  $I_C$  with respect to  $\beta$  is represented by the stability factor, S", given as:  $S'' \equiv \frac{\partial I_C}{\partial \beta} \approx \frac{\Delta I_C}{\Delta \beta}$
- **Seneral Remarks on Collector Current Stability:-** The stability factors have been defined earlier keeping in mind the change in collector current with respect to changes in  $I_{CO}$ ,  $V_{BE}$  and  $\beta$ . These stability factors are repeated here for simplicity.  $\frac{\Delta I_C}{\Delta} = \left(1 + \frac{R_b}{R}\right) \frac{M_1 \Delta I_{CO}}{I_{CO}} \frac{M_1 \Delta V_{BE}}{I_{CO}} + \left(1 + \frac{R_b}{R}\right) \frac{M_2 \Delta \beta}{\beta \beta}$

## Thermal Runaway

The maximum average power  $P_{D(max)}$  which a transistor can dissipate depends upon the transistor construction and may lie in the range from a few milliwatts to 200 W. As mentioned earlier, the power dissipated within a transistor is predominantly the power dissipated at its collector base junction. Thus maximum power is limited by the temperature that the collector-base junction can withstand. For silicon transistor this temperature is in the range 150 to 225 °C, and for germanium it is between 60 to 100 °C. The collector-base junction temperature may rise because of two reasons :

- Due to rise in ambient temperature
- Due to self heating.

The self heating can be explained as follows:

The increase in the collector current increases the power dissipated at the collector junction. This, in turn further increases the temperature of the junction and hence increase in the collector current. The process is cumulative and it is referred to as **self heating**. The excess heat produced at the collector base junction may even burn and destroy the transistor. This situation is called 'Thermal runaway' of the transistor.

#### Thermal Resistance

The steady state temperature rise at the collector junction is proportional to the power dissipated at the junction. It is given as

$$\partial T = T_j - T_A = \theta P_D \qquad ... (1)$$

## **Power Temperature De-rating curve**



### The Condition for Thermal Stability

As we know, the thermal runaway may even burn and destroy the transistor, it is necessary to avoid thermal runaway. The required condition to avoid thermal runaway is that the rate at which heat is released at the collector junction must not exceed the rate at which the heat can be dissipated. It is given by,

$$\frac{\partial P_C}{\partial T_i} < \frac{\partial P_D}{\partial T_i}$$
 ... (3)

If we differentiate equation (1)

 $T_j - T_A = \theta P_D$  with respect to  $T_j$  we get,

$$1 = \theta \frac{\partial P_D}{\partial T_i}$$

$$\frac{\partial P_D}{\partial T_i} = \frac{1}{\theta} \qquad ... (4)$$

Now substituting equation (4) in equation (3) we get

$$\frac{\partial P_C}{\partial T_i} < \frac{1}{\theta} \qquad ... (5)$$



This condition must be satisfied to prevent thermal runaway. By proper design of biasing circuit it is possible to ensure that the transistor cannot runaway below a specified ambient temperature or even under any condition.

Let us consider voltage divider bias circuit for the analysis.

From the Fig. 1.73 we can say that,

P<sub>C</sub> = Heat generated at the collector junction

 D.C. Power input to the circuit – The power lost as I<sup>2</sup>R in R<sub>C</sub> and R<sub>E</sub>

$$P_{C} = V_{CC} \times I_{C} - I_{C}^{2} R_{C} - I_{E}^{2} R_{E} \qquad ... (6)$$

If we consider  $I_C \cong I_E$  we get

$$P_C = V_{CC} \times I_C - I_C^2 (R_C + R_E)$$
 ... (7)

Differentiating equation (7) with respect to I<sub>C</sub> we get

$$P_C = V_{CC} \times I_C - I_C^2 (R_C + R_E)$$
 ... (7)

Differentiating equation (7) with respect to I<sub>C</sub> we get

$$\frac{\partial P_C}{\partial I_C} = V_{CC} - 2I_C (R_C + R_E) \qquad ... (8)$$

Referring and rewriting condition equation (5) to avoid thermal runaway we get,

$$\frac{\partial P_C}{\partial I_C} \cdot \frac{\partial I_C}{\partial T_i} < \frac{1}{\theta} \qquad ... (9)$$

In the above equation  $\frac{\partial I_D}{\partial T_j}$  can be written as,

$$\frac{\partial I_D}{\partial T_j} = S \frac{\partial I_{CO}}{\partial T_j} + S' \frac{\partial V_{BE}}{\partial T_j} + S'' \frac{\partial \beta}{\partial T_j} \qquad ... (10)$$

Since junction temperature affects collector current by affecting  $I_{CO}$ ,  $V_{BE}$ , and  $\beta$ . But as ve are doing analysis for thermal runaway the affect of  $I_{CO}$  dominates. Thus we can write

$$\frac{\partial I_C}{\partial T_i} = \frac{\partial I_{CO}}{\partial T_i} \qquad ... (11)$$

As the reverse saturation current for both silicon and germanium increases about 7 percent per °C, we can write

$$\frac{\partial I_{CO}}{\partial T_j} = 0.07 I_{CO} \qquad ... (12)$$

Now substituting value of  $\frac{\partial I_C}{\partial T_i}$  and  $\frac{\partial P_C}{\partial I_C}$  in equation (11) we get,

$$\frac{\partial I_C}{\partial T_j} = S \times 0.07 I_{CO} \qquad ... (13)$$

Now substituting value of  $\frac{\partial I_C}{\partial T_j}$  and  $\frac{\partial P_C}{\partial I_C}$  from equations (13) and (8) into equation (9) we get,

$$[V_{CC} - 2I_C (R_C + R_E)]$$
 (S) (0.07  $I_{CO}$ )  $< \frac{1}{\theta}$  ... (14)

As S,  $I_{CO}$  and  $\theta$  are positive, we see that the inequality in equation (14) is always satisfied provided that the quantity in the square bracket is negative.

$$\therefore V_{CC} < 2I_{C}(R_{C} + R_{E})$$

$$\frac{V_{CC}}{2} < I_C (R_C + R_E) \qquad ... (15)$$

Applying KVL to the collector circuit of Fig. 1.73 we get,

$$V_{CE} = V_{CC} - I_C (R_E + R_C)$$
 :  $I_C \cong I_E$ 

$$: I_C (R_E + R_C) = V_{CC} - V_{CE}$$

Substituting value of  $I_C$  ( $R_E + R_C$ ) in equation (15) we get,

$$\frac{V_{CC}}{2}$$
 <  $V_{CC} - V_{CE}$ 

$$V_{CE} < V_{CC} - \frac{V_{CC}}{2}$$

$$V_{CE} < \frac{V_{CC}}{2}$$

Thus if  $V_{CE} < \frac{V_{CC}}{2}$ , the stability is ensured. But in transformer coupled circuit,  $R_C$  and  $R_E$  are quite small and  $V_{CE} \cong V_{CC}$ . Hence it is necessary to design transformer coupled circuits with stability factor as close to 1 as possible to avoid thermal runaway.

### **Numerical**

For the two-battery transistor circuit shown, prove that the stabilization factor S is given by

$$S = \frac{1 + \beta}{1 + \beta R_{\bullet} / (R_e + R_b)}$$

 $R_{b} = \begin{cases} R_{e} \\ \vdots \\ R_{e} \\ \vdots \\ T_{-}^{+} V_{1} \end{cases}$ 

Prob. 9-7

Determine the stability factor S for the circuit shown.



In the circuit shown,  $V_{CC} = 24$  V,  $R_c = 10$  K, and  $R_c = 270$   $\Omega$ . If a silicon transistor is used with  $\beta = 45$  and if under quiescent conditions  $V_{CE} = 5$  V, determine (a) R, (b) the stability factor S.



In the transformer-coupled amplifier stage shown,  $V_{BE} = 0.7 \text{ V}$ ,  $\beta = 50$ , and the quiescent voltage is  $V_{CE} = 4 \text{ V}$ . Determine (a)  $R_c$ , (b) the stability factor S.



The transistor used in the circuit is at cutoff.

(a) Show that runaway will occur for values of Ico in the range

$$\frac{V_{cc} - \sqrt{V_{cc^2} - 8R_c/0.07\Theta}}{4R_c} \le I_{co} \le \frac{V_{cc} + \sqrt{V_{cc^2} - 8R_c/0.07\Theta}}{4R_c}$$

(b) Show that if runaway is not destructive, the collector current  $I_{co}$  after runaway can never exceed  $I_{co} = V_{cc}/2R_c$ .



A germanium transistor with  $\Theta = 250^{\circ}\text{C/W}$ ,  $I_{co} = 10 \,\mu\text{A}$  at 25°C,  $R_c = 1 \,\text{K}$ , and  $V_{cc} = 30 \,\text{V}$  is used in the circuit of Prob. 9-33.

- (a) Find  $I_{co}$  at the point of runaway.
- (b) Find the ambient temperature at which runaway will occur.

#### To keep operating point stable

Stabilization technique

Use of resistive biasing network

Compensation technique

Use of temperature sensitive devices like diode, transistor, thermistors etc.

For silicon BJT $\leftarrow$  I<sub>CO</sub> is less sensitive  $\rightarrow$  need not to compensate

#### **Diode Compensation Techniques**

#### Compensation for $V_{BE}$ :

#### a) Diode in Emitter Circuit



Fig. Stabilization by means of voltage divider bias and diode compensation technique

Fig. shows the voltage divider bias with bias compensation technique.

Here, separate supply  $V_{DD}$  is used to keep diode in forward biased condition. If the diode used in the circuit is of same material and type as the transistor, the voltage across the diode will have the same temperature coefficient (-2.5 mV/°C) as the base to emitter voltage  $V_{BE}$ . So when  $V_{BE}$  changes by  $\partial$   $V_{BE}$  with change in temperature,  $V_{D}$  changes by  $\partial$   $V_{D}$  and

Applying KVL in the input loop—

$$V=I_BR_B+V_{BE}+(I_B+I_C)R_E-V_O$$

$$I_{B} = (V - V_{BE} + V_{D} - I_{C}R_{E})/(R_{E} + R_{B})$$

Hence putting this in equation

$$I_C = \beta I_B + (1 + \beta)I_{CO}$$

We get—

$$I_C = \beta [V - (V_{BE} - V_D)] + (R_B + R_E)(\beta + 1)I_{CO}$$

\_\_\_\_\_

$$[R_B + R_E(1 + \beta)]$$

It is clear that  $V_{BE}$  tracks  $V_D$  and effect of temperature is nullified.

#### Compensation for I<sub>CO</sub>→ Germanium diode



Fig. Diode compensation for a germanium transistor

 $I_{CO}$  in Germanium is high and variation can be hazardous  $\rightarrow$  attention needed. Diode compensation technique should be applied.

$$I = (V_{CC} - V_{BE})/R_1$$

$$\approx V_{CC}/R_1$$

$$= \text{constant}$$

$$I_B = I - Io$$
Hence putting this IB in —
$$I_C = \beta I_B + (1 + \beta)I_{CO}$$

$$We \ get —$$

$$I_C = \beta I - I_o + (1 + \beta)I_{CO}$$

$$= \beta I - \beta I_o + \beta I_{CO} \text{ (if } \beta >> 1)$$

$$= \beta I \quad (if I_o = I_{CO})$$

$$= \text{constant}$$

#### Thermistor Compensation



Fig. Temperature Vs R<sub>T</sub> resistance of thermistor



Fig. (a) Thermistor compensation technique

Uses temperature sensitive element, Thermistor IB proportional to VBE  $T(\text{inc}) => R_T(\text{dec}) => V_B(\text{dec})$   $=> V_{BE}(\text{dec}) => I_B(\text{dec}) => I_C(\text{dec})$ 

But  $I_C = \beta I_B + (1 + \beta)I_{CO}$ 

Hence increase in  $I_{CO}$  is compensated by decrease in  $I_{B}$ .

#### Sensistor Compensation Technique



Fig. 1 Temperature Vs resistance of sensistor, R<sub>T</sub>



This method of transistor compensation uses temperature sensitive resistive element, sensistors rather than diodes or transistors. It has a positive temperature coefficient, its resistance increases exponentially with increasing temperature as shown in the Fig. 1

Slope of this curve = 
$$\frac{\partial R_T}{\partial T}$$

 $\frac{\partial R_T}{\partial T}$  is the temperature coefficient for thermistor, and the slope is positive.

So we can say that sensistor has positive temperature coefficient of resistance (PTC).

Fig. shows sensistor compensation technique.

As shown in Fig. 1.39,  $R_1$  is replaced by sensistor  $R_T$  in self bias circuit. Now,  $R_T$  and  $R_2$  are the two resistors of the potential divider.

## Introduction to FET's

# Classification

| Fi           | eld Effect Iransistan |                                  |
|--------------|-----------------------|----------------------------------|
|              | a 3-terminal unipolo  | 1.0                              |
| 72           | hich current is cont  | rolled by an                     |
|              | FET "                 |                                  |
| V            |                       |                                  |
| JFET         | • • • •               | MOSFET<br>(IGFET) insulated gate |
| N-channel P- | channel Enhancement   | Depletio                         |
|              | N-Channel P-Chan      | nel $N-P-$                       |

# Advantage

| Advantage of FET over BJT                                                                                                                                      |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                                                                                                                                                |  |  |  |
| DE Unipolar device                                                                                                                                             |  |  |  |
| 75                                                                                                                                                             |  |  |  |
| 2) I/P inpedence is very high [ M-2]                                                                                                                           |  |  |  |
|                                                                                                                                                                |  |  |  |
| 3) & Lessen Noisy ( No m)                                                                                                                                      |  |  |  |
|                                                                                                                                                                |  |  |  |
| 4) FET less affected by radiations                                                                                                                             |  |  |  |
| 5) Ratter thereof stability                                                                                                                                    |  |  |  |
| 6) Michen Laberication density                                                                                                                                 |  |  |  |
| 2) So Olen size la diche h                                                                                                                                     |  |  |  |
| 2) In all of the state (                                                                                                                                       |  |  |  |
| 4) FET less affected by radiations.  5) Better tremel stability  6) Higher fabrication donsity  7) Smaller size, longer life, higher 7.  8) Higher Power gain. |  |  |  |

# Comparision

| JFET.                       | BJT                |
|-----------------------------|--------------------|
|                             |                    |
| 1) Unipolar                 | Bipolar            |
| 2) Voltage driven           | Current controlled |
| 3) done Noise level         | - High             |
| 4) High I/P impedence       | Love               |
| 5) Better Thermal stability | Less               |
| (6) dan Av                  | high (CE)          |
|                             | Cheapen            |
| 8) Small Gr XBW             | high GXBW          |

## **Current Controlled vs Voltage Controlled Devices**



## **Types of FET's**

- JFET Junction Field Effect Transistor
- MOSFET Metal Oxide Semiconductor Field Effect Transistor
  - D-MOSFET Depletion Mode MOSFET
  - E- MOSFET Enhancement Mode MOSFET

#### **Transfer Characteristics**

The input-output transfer characteristic of the JFET is not as straight forward as it is for the BJT

In a BJT,  $\beta$  (hfe) defines the relationship between  $I_B$  (input current) and  $I_C$  (output current).

In a JFET, the relationship (Shockley's Equation) between  $V_{GS}$  (input voltage) and  $I_D$  (output current) is used to define the transfer characteristics, and a little more complicated (and not linear):

$$I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_P} \right)^2$$

As a result, FET's are often referred to a square law devices

#### **JFET Construction**

There are two types of JFET's: n-channel and p-channel.

The n-channel is more widely used.



There are three terminals: Drain (D) and Source (S) are connected to n-channel Gate (G) is connected to the p-type material

## N-Channel JFET Operation



The nonconductive depletion region becomes thicker with increased reverse bias.

(Note: The two gate regions of each FET are connected to each other.)

## **N-Channel JFET Symbol**



#### **Saturation**



#### At the pinch-off point:

- any further increase in  $V_{DS}$  does not produce any increase in  $I_{D}$ .  $V_{DS}$  at pinch-off is denoted as  $V_{D}$ .
- $I_D$  is at saturation or maximum. It is referred to as  $I_{DSS}$ .
- The ohmic value of the channel is at maximum.

## $I_D \leq I_{DSS}$



As  $V_{\text{GS}}$  becomes more negative:

- the JFET will pinch-off at a lower voltage (Vp).
- $I_D$  decreases ( $I_D < I_{DSS}$ ) even though  $V_{DS}$  is increased.
- Eventually  $I_D$  will reach 0A.  $V_{GS}$  at this point is called Vp or  $V_{GS(off)}$ .
- Also note that at high levels of V<sub>DS</sub> the JFET reaches a breakdown situation.

ID will increases uncontrollably if  $V_{DS} > V_{DSmax}$ .

## FET as a Voltage-Controlled Resistor



The region to the left of the pinch-off point is called the *ohmic region*.

The JFET can be used as a variable resistor, where V<sub>GS</sub> controls the drain-source resistance (r<sub>d</sub>). As V<sub>GS</sub> becomes more negative, the resistance (r<sub>d</sub>) increases.

$$\mathbf{r}_{d} = \frac{\mathbf{r}_{o}}{\left(1 - \frac{\mathbf{V}_{GS}}{\mathbf{V}_{P}}\right)^{2}}$$

#### **Transfer (Transconductance) Curve**



From this graph it is easy to determine the value of  $I_D$  for a given value of  $V_{GS}$  It is also possible to determine IDSS and  $V_P$  by looking at the knee where  $V_{GS}$  is 0

#### **Plotting the Transconductance Curve**

Using I<sub>DSS</sub> and V<sub>P</sub> (or V<sub>GS(off)</sub>) values found in a specification sheet, the Family of Curves can be plotted by making a table of data using the following 3 steps:

#### Step 1:

Solve 
$$I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_P} \right)^2$$
 for  $V_{GS} = 0V$ 

Step 2

Solve 
$$I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_P} \right)^2$$
 for  $V_{GS} = V_P$  ( aka  $V_{GS(off)}$  )

Step 3:

Solve 
$$\mathbf{I}_D = \mathbf{I}_{DSS} \left( \mathbf{1} - \frac{\mathbf{V}_{GS}}{\mathbf{V}_P} \right)^2$$
 for  $0V \ge V_{GS} \ge V_P$  in 1V increments for  $V_{GS}$ 

#### **Case Construction and Terminal Identification**

2N2844 CASE 22-03, STYLE 12 TO-18 (TO-206AA)



JFETs
GENERAL PURPOSE
P-CHANNEL

This information is found on the specification sheet

#### p-Channel JFET's



p-Channel JFET operates in a similar manner as the n-channel JFET except the voltage polarities and current directions are reversed

#### **P-Channel JFET Characteristics**



As V<sub>G</sub>s increases more positively

- the depletion zone increases
- $I_D$  decreases  $(I_D < I_{DSS})$
- eventually  $I_D = 0A$

Also note that at high levels of VDS the JFET reaches a breakdown situation. ID increases uncontrollably if  $V_{DS} > V_{DSmax}$ .

# MOSFET's

#### **MOSFETS**

MOSFETs have characteristics similar to JFETs and additional characteristics that make them very useful

There are 2 types of MOSFET's:

- Enhancement Mode MOSFET (E-MOSFET)
  - Operates in Enhancement mode
  - $I_{DSS} = 0$  until  $V_{GS} > V_{T}$  (threshold voltage)
- Depletion mode MOSFET (D-MOSFET)
  - Operates in Depletion mode the same way as a JFET when  $V_{GS} \le 0$
  - Operates in Enhancement mode like E-MOSFET when  $V_{GS} > 0$

#### **MOSFET Handling**

MOSFETs are very static sensitive. Because of the very thin SiO<sub>2</sub> layer between the external terminals and the layers of the device, any small electrical discharge can stablish an unwanted conduction.

#### **Protection:**

- Always transport in a static sensitive bag
- Always wear a static strap when handling MOSFETS
- Apply voltage limiting devices between the Gate and Source, such as back-to-back Zeners to limit any transient voltage

## **D-MOSFET Symbols**



#### **Depletion Mode MOSFET Construction**



The Drain (D) and Source (S) leads connect to the to n-doped regions
These N-doped regions are connected via an n-channel
This n-channel is connected to the Gate (G) via a thin insulating layer of SiO<sub>2</sub>
The n-doped material lies on a p-doped substrate that may have an additional terminal connection called SS

# Working



## **Basic Operation**

A D-MOSFET may be biased to operate in two modes: the **Depletion** mode or the **Enhancement** mode



#### **D-MOSFET Depletion Mode Operation**



The transfer characteristics are similar to the JFET

In Depletion Mode operation:

When  $V_{GS} = 0V$ ,  $I_D = I_{DSS}$ 

When  $V_{GS} < 0V$ ,  $I_D < I_{DSS}$ 

When  $V_{GS} > 0V$ ,  $I_D > I_{DSS}$ 

The formula used to plot the Transfer Curve, is:

$$I_{D} = I_{DSS} \left( 1 - \frac{V_{GS}}{V_{P}} \right)^{2}$$

#### D-MOSFET Enhancement Mode Operation



#### **Enhancement Mode operation**

In this mode, the transistor operates with  $V_{GS} > 0V$ , and  $I_D$  increases above  $I_{DSS}$  Shockley's equation, the formula used to plot the Transfer Curve, still applies but  $V_{GS}$  is positive:

 $I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_P} \right)^2$ 

#### p-Channel Depletion Mode MOSFET



The p-channel Depletion mode MOSFET is similar to the n-channel except that the voltage polarities and current directions are reversed

# Enhancement Mode MOSFET's

#### *n*-Channel E-MOSFET showing channel length L and channel width W



### **Enhancement Mode MOSFET Construction**



The Drain (D) and Source (S) connect to the to n-doped regions
These n-doped regions are not connected via an n-channel without an external voltage

The Gate (G) connects to the p-doped substrate via a thin insulating layer of SiO<sub>2</sub>. The n-doped material lies on a p-doped substrate that may have an additional terminal connection called SS.

## **E-MOSFET Symbols**

## *n*-channel





# p-channel Enhancement MOSFET--Working



#### **Basic Operation**

The Enhancement mode n-channel MOSFET only operates in the enhancement mode.



Vgs is always positive

 $I_{DSS} = 0$  when  $V_{GS} < V_{T}$ 

As VGs increases above VT, ID increases

If VGs is kept constant and VDs is increased, then ID saturates (IDSS)

The saturation level, VDSsat is reached.

#### **p-Channel Enhancement Mode MOSFETs**

The p-channel Enhancement mode MOSFET is similar to the n-channel except that the voltage polarities and current directions are reversed.



#### **Summary Table**

#### **JFET**



$$I_D = I_{DSS} \left( 1 - \frac{V_{GS}}{V_P} \right)^2$$

#### **D-MOSFET**

$$I_{G} = 0 \text{ A, } I_{D} = I_{S}$$

$$G \qquad \qquad I_{DSS}$$

$$V_{P}$$

$$I_{D} = I_{DSS} \left(1 - \frac{V_{GS}}{V_{P}}\right)^{2}$$

#### **E-MOSFET**









## **Biasing Circuits used for JFET**

- Fixed bias circuit
- Self bias circuit
- Potential Divider bias circuit

## JFET (n-channel) Biasing Circuits



Self-bias bypassed  $R_S$  [JFET or D-MOSFET]

For Self Bias Circuit  $V_{GS} + I_{DS}R_S = 0$   $V_{GS} + I_{DS}R_S = 0$   $I_{DS} = -\frac{V_{GS}}{R_S}$   $I_{DS} = -\frac{V_{GS}}{R_S}$ 

## JFET Biasing Circuits Count...

Gate Bias: or Fixed Bias Ckt.



Since 
$$I_G = 0$$
,  $V_{GS} = V_{GG}$ 

$$V_{DS} = V_{DD} - I_D R_D$$

$$I_D = I_{DSS} (1 - \frac{V_{GS}}{V_{GS(off)}})^2$$

• Example: Determine the Q-point values for the gate biasing circuit if  $V_{GG} = -0.5 \text{ V}$ ,  $V_{GS(off)} = -7 \text{ V}$ ,  $I_{DSS} = 9 \text{ mA}$ ,  $V_{DD} = 5 \text{ V}$  and  $R_D = 500 \Omega$ .



#### JFET Self (or Source) Bias Circuit



• Example: Determine the Q-point values for the self biasing circuit if  $V_{GS(off)} = -8 \text{ V}$ ,  $I_{DSS} = 16 \text{ mA}$ ,  $V_{DD} = 10 \text{ V}$ ,  $R_D = 500 \Omega$ ,  $R_G = 1 \text{ M}\Omega$  and  $R_S = 500 \Omega$ .



#### The Potential (Voltage) Divider Bias

#### Voltage-divider bias:



Since 
$$I_G = 0$$
,

$$V_G = \frac{R_2}{R_1 + R_2} V_{DD}$$

$$I_D = \frac{V_S}{R_S} = \frac{V_G - V_{GS}}{R_S}$$

The method used to plot the dc bias line for the voltage-divider bias is as follows:

- Plot the transconductance curve for the specific JFET.
- Calculate V<sub>G</sub>.
- Plot V<sub>G</sub> on the positive x-axis.
- 4. Solve for  $I_D$  using  $I_D = \frac{V_G}{R_s}$
- Plot I<sub>D</sub> found in (4) on the y-axis.
- Extend the line to intersect the transconductance curve to obtain the Qpoint values.

$$\therefore I_{DSS} \left( 1 - \frac{V_{GS}}{V_P} \right)^2 - \frac{V_G - V_{GS}}{R_S} = 0$$

Solving this quadratic equation gives  $V_{GS}$  and  $I_{DS}$ 

# Voltage-Divider Biasing



Again plot the line and the transfer curve to find the Q-point. Using the following equations:  $R_2V_{\rm DD}$ 

 $R_1+R_2$ 

Input loop :  $V_{GS} = V_G - I_D R_S$ 

Output loop :  $V_{DS} = V_{DD} - I_D(R_S + R_D)$